# Lab 4: BCD to Excess-3 Converter

# A. Objectives

- Learn various numerical representation systems.
- Design a complete minimal combinational logic system from specification to implementation.
- Minimize combinational logic circuits using Karnaugh maps.
- Implement circuits using minimal forms.

# **B.** Theory

Computers can accept only binary values whereas we usually need to work with decimal numbers. Therefore, we must represent the decimal digits by means of a code that contains 1's and 0's in order for computers to understand the values and perform operations using them. The code most commonly used for the decimal digits is the straight binary assignment. This scheme is called binary-coded decimal and is commonly referred to as BCD. A decimal number in BCD is the same as its equivalent binary number only when the number is between 0 and 9.

Excess-3 is another decimal code in which each coded combination is obtained from the corresponding binary value plus 3.

Gate-level minimization is the design task of finding an optimal gate-level implementation of the Boolean functions describing a digital circuit. However, the procedure of minimization is awkward because it lacks specific rules to predict each succeeding step in the manipulative process. The map method, on the other hand, provides a simple, straightforward procedure for minimizing Boolean functions. This method may be regarded as a pictorial form of a truth table. The map method is also known as the Karnaugh map or K-map.

A K-map is a diagram made up of squares, with each square representing one minterm of the function that is to be minimized. In fact, the map presents a visual diagram of all possible ways a function may be expressed in standard form. By recognizing various patterns, it is possible to derive alternative algebraic expressions for the same function, from which the simplest can be selected.

Figure B1 shows the minterm positions on the K-map for 4 input variables and 1 output variable.

#### Example

**Table B1** shows the truth table for the function  $\mathbf{A} = \mathbf{WX} + \mathbf{XYZ'} + \mathbf{WZ} + \mathbf{X'Y'}$  where WXYZ goes from binary 0 to 9.

**Figure B2** shows the K-map for the function. We can use the K-map to minimize the function to  $\mathbf{A} = \mathbf{X'Y'} + \mathbf{XYZ'}$ 



Table B1 y 00 01 1011  $m_2$ 00 0 O  $m_5$ m,  $m_7$ 01 0 0 0 х  $m_{12}$  $m_{13}$  $m_{15}$ Х Х Х 11 w  $m_{11}$ 1 Х 10 Х Z, Figure B2

|   | W | X | Y | Z | A |
|---|---|---|---|---|---|
| : | 0 | 0 | 0 | 0 | 1 |
|   | 0 | 0 | 0 | 1 | 1 |
|   | 0 | 0 | 1 | 0 | 0 |
|   | 0 | 0 | 1 | 1 | 0 |
|   | 0 | 1 | 0 | 0 | 0 |
|   | 0 | 1 | 0 | 1 | 0 |
|   | 0 | 1 | 1 | 0 | 1 |
|   | 0 | 1 | 1 | 1 | 0 |
|   | 1 | 0 | 0 | 0 | 1 |
|   | 1 | 0 | 0 | 1 | 1 |

#### **C.** Apparatus

- Trainer Board
- 2 x IC 7411 Triple 3-input AND gates
- 2 x IC 4075 Triple 3-input OR gates
- 1 x IC 7404 Hex Inverters (NOT gates)

### **D.** Procedure

Design of a BCD to Excess-3 converter: Design, minimize and implement a digital logic system where an input in binary coded decimal (BCD) in converted and displayed in Excess-3.

- 1. Complete the truth table (**Table F1**, Section F) for the BCD to Excess-3 converter.
- 2. Identify the inputs and outputs from the truth table and complete the system analysis (Table F2, Section F).
- 3. Complete the K-maps (Figure F1, Section F) to find the minimal functions of each output variable.
- 4. Draw the minimal circuit showing the pin configurations (Figure F2, Section F).
- 5. Implement and test the circuit on the trainer board. Test one output at a time.

6. Convert, implement and test the circuit in NAND gate format. Show the circuit with pin configurations (**Figure F3**, Section F).

# **E.** Questions

- Convert the BCD to Excess-3 converter you designed in the lab to its NOR gate equivalent form. Draw the logic diagram (Not the IC diagram) of the minimized NOR gate equivalent circuit in your report.
- 2) Use Logisim to simulate the entire NOR equivalent BCD to Excess-3 converter you designed in question 1. Attach a screenshot of the Logisim circuit schematic to this page. The input BCD value of your logisim circuit should be equal to the binary value of your group number (or the sum of the digits of your group number if it's two digits). For example, if your group number is 5, then your input should be equal to the binary value of the 5, which is 0101. If your group number is 12, then your input should be the binary value of 3 (the sum of 1 and 2), which is 0011. You will not get any marks for this answer if you don't set the correct input for your converter.

# <u>CSE231L/EEE211L</u> Lab 4 – BCD to Excess-3 Converter

| Data Sheet: | Instructor's Signature: |       |  |
|-------------|-------------------------|-------|--|
| Section:    | Group No.:              | Date: |  |

| Decimal | Binary Coded Decimal<br>(BCD) |   |   | Excess-3 |   |   |   |   |
|---------|-------------------------------|---|---|----------|---|---|---|---|
| Digit   | W                             | Х | Y | Z        | А | В | С | D |
| 0       |                               |   |   |          |   |   |   |   |
| 1       |                               |   |   |          |   |   |   |   |
| 2       |                               |   |   |          |   |   |   |   |
| 3       |                               |   |   |          |   |   |   |   |
| 4       |                               |   |   |          |   |   |   |   |
| 5       |                               |   |   |          |   |   |   |   |
| 6       |                               |   |   |          |   |   |   |   |
| 7       |                               |   |   |          |   |   |   |   |
| 8       |                               |   |   |          |   |   |   |   |
| 9       |                               |   |   |          |   |   |   |   |

Table F1: Truth table - BCD to Excess-3

| Number of inputs bits:  | Input variables:  |  |
|-------------------------|-------------------|--|
| Number of outputs bits: | Output variables: |  |

 Table F2: System analysis

**A** =

**B** =

**C** =

**D** =

Figure F1: K-Maps

Figure F2: Minimal logic circuit of BCD to Excess-3 converter

Figure F3: Minimal NAND gate implementation of BCD to Excess-3 converter